## SRP16 Assembler Guide

v0.1.0 Vishnu Shankar B

### **Contents**

| Ch 1. Assembler Preprocessors       |   |
|-------------------------------------|---|
| Ch 1. Assembler Preprocessors       | 3 |
| 1.2. Labels                         |   |
| 1.3byte Preprocessor                | 3 |
| 1.4hex Preprocessor                 | 3 |
| 1.5string Preprocessor              |   |
| 1.6equ Preprocessor                 |   |
| 1.7org Preprocessor                 |   |
| 1.8include Preprocessor             |   |
| Ch 2. SRP16 Instruction Set Summary |   |
| 2.1. Registers                      |   |
| 2.2. Instruction Set                |   |
| Ch 3. Command Line Usage            |   |
| 3.1. Usage                          |   |
| 3.2. List of available OPTIONS      |   |
| 3.3. Example Usage                  |   |
| 3.3.1. Intel Hex                    |   |
| 3.3.2. For ISA Simulator            |   |
| 3.3.3. For Verilog Simulation       |   |

## Ch 1. Assembler Preprocessors

#### 1.1. Comments

Anything that begins with ';' - semicolon are comments. Comments are ignored.

#### 1.2. Labels

Anything that ends with "character is a label.

#### 1.3. .byte Preprocessor

Lets you define a byte.

#### Example:

.byte 0x08

#### 1.4. .hex Preprocessor

Lets you define array of bytes.

#### Example:

.hex "AABBCC"

#### 1.5. . string Preprocessor

Lets of define an array of character bytes.

#### Example:

```
.string "Hello world"
.byte 0x00 ;Null character
```

#### 1.6. . equ Preprocessor

.equ lets you define constants.

#### Example:

```
.equ "zero", 0 ;"zero" is now 0
```

#### 1.7. .org Preprocessor

.org Lets you align data or instructions to a particular address.

#### Example:

```
.org 0x08
```

```
.byte 0x01 ;This byte will be at address 0x08
```

#### 1.8. .include Preprocessor

.include Lets you include code from other files.

#### Example:

.include "code.asm" ;Copy paste code from code.asm

# Ch 2. SRP16 Instruction Set Summary

#### 2.1. Registers

- General Purpose Registers R0-R15 (Accessible by Load-Store Instructions)
- General Purpose Registers R16-R31 (Not Accessible by Load-Store Instructions)
- Accumulator Register (R60)
- Memory Pointer Register or MPTR (R61)
- Stack Pointer or SP (R62)
- Program Counter or PC (R63)
- POP, PUSH, INC, DEC instructions can only access General Purpose Registers R0-R31

#### 2.2. Instruction Set

| Instruction                       | Operation                                    |
|-----------------------------------|----------------------------------------------|
| LDR Rx, 8-bit-signed-immediate    | Rx ← immediate                               |
| LDRU Rx, 8-bit-unsigned-immediate | Rx[15:8] ← immediate                         |
| LD@MPTR Rx, 8-bit-signed-offset   | Rx ← memory[MPTR]<br>MPTR ← MPTR+offset      |
| ST@MPTR Rx, 8-bit-signed-offset   | memory[MPTR] ← Rx<br>MPTR ← MPTR+offset      |
| LDB@MPTR Rx, 8-bit-signed-offset  | Rx[7:0] ← memory[MPTR] MPTR ← MPTR+offset    |
| STB@MPTR Rx, 8-bit-signed-offset  | memory[MPTR] ← Rx[7:0]<br>MPTR ← MPTR+offset |
| LDA 12-bit-signed-immediate       | A ← immediate                                |
| LDAU 6-bit-unsigned-immediate     | $A[15:12] \leftarrow immediate[3:0]$         |
| LDMPTR 12-bit-unsigned-immediate  | MPTR ← immediate                             |
| LDMPTRU 12-bit-signed-immediate   | $MPTR[15:12] \leftarrow immediate[3:0]$      |
| MOV Rx, Ry                        | Rx ← Ry                                      |
| MOV Rx, PC                        | Rx ← PC+4                                    |
| JMP Ry or MOV PC, Ry              | PC ← Ry                                      |
| SJMP 12-bit-signed-offset         | PC ← PC+offset                               |
| SJMPF 12-bit-signed-offset        | if(flag): PC ← PC+offset                     |
| NOTF                              | flag ← !flag                                 |
| POP Rx                            | Rx ← memory[SP]<br>SP ← SP+1                 |
| PUSH Rx                           | <pre>SP ← SP-1 memory[SP] ← Rx</pre>         |
| INC Rx                            | Rx ← Rx+1                                    |
| DEC Rx                            | Rx ← Rx-1                                    |

| Instruction                   | Operation 0                                                                                        |
|-------------------------------|----------------------------------------------------------------------------------------------------|
| ADDI 8-bit-signed-immediate   | A ← A+immediate                                                                                    |
| ADCI 8-bit-signed-immediate   | A ← A+immediate+carry                                                                              |
| SBBI 8-bit-signed-immediate   | A ← A-immediate-carry                                                                              |
| ANDI 8-bit-signed-immediate   | A ← A&immediate                                                                                    |
| ORI 8-bit-signed-immediate    | $A \leftarrow A$                                                                                   |
| XORI 8-bit-signed-immediate   | A ← A^immediate                                                                                    |
| SLAI 6-bit-unsigned-immediate | A ← A<< <immediate< td=""></immediate<>                                                            |
| SRAI 6-bit-unsigned-immediate | A ← A>>>immediate                                                                                  |
| SLLI 6-bit-unsigned-immediate | A ← A< <immediate< td=""></immediate<>                                                             |
| SRLI 6-bit-unsigned-immediate | A ← A>>immediate                                                                                   |
| ADD Rx                        | A ← A+Rx                                                                                           |
| SUB Rx                        | A ← A-Rx                                                                                           |
| ADC Rx                        | A ← A+Rx+carry                                                                                     |
| SBB Rx                        | A ← A-Rx-carry                                                                                     |
| AND Rx                        | A ← A&Rx                                                                                           |
| OR Rx                         | $A \leftarrow A$                                                                                   |
| XOR Rx                        | A ← A^Rx                                                                                           |
| SLA Rx                        | A ← A<< <rx< td=""></rx<>                                                                          |
| SRA Rx                        | A ← A>>>Rx                                                                                         |
| SLL Rx                        | A ← A< <rx< td=""></rx<>                                                                           |
| SRL Rx                        | A ← A>>Rx                                                                                          |
| CLI 8-bit-signed-immediate    | if(A <immediate): <math="" flag="">\leftarrow 1 else: flag <math>\leftarrow</math> 0</immediate):> |
| CGI 8-bit-signed-immediate    | if(A>immediate): flag $\leftarrow$ 1 else: flag $\leftarrow$ 0                                     |
| CEI 8-bit-signed-immediate    | if(A==immediate): flag $\leftarrow$ 1 else: flag $\leftarrow$ 0                                    |
| CL Rx                         | if(A <rx): 1<br="" flag="" ←="">else: flag ← 0</rx):>                                              |
| CG Rx                         | if(A>Rx): flag ← 1<br>else: flag ← 0                                                               |
| CE Rx                         | if(A==Rx): flag ← 1<br>else: flag ← 0                                                              |

## Ch 3. Command Line Usage

#### 3.1. Usage

srp16asm INPUTFILE OPTION OUTPUTFILE

#### 3.2. List of available OPTIONS

- **-o**: Intel hex file format
- **-h**: Hex file for verilog simulation
- -s: Hex file with debug symbols, for ISA simulator

#### 3.3. Example Usage

#### 3.3.1. Intel Hex

srp16asm input.asm -o output.hex

#### 3.3.2. For ISA Simulator

srp16asm input.asm -s output.dhex

#### 3.3.3. For Verilog Simulation

srp16asm input.asm -h output.dat